d. Cache memory. | USN | | | | | | | |-----|--|--|--|--|--|--| | | | | | | | | ## Seventh Semester B.E. Degree Examination, Dec.2018/Jan.2019 Embedded Computing Systems Time: 3 hrs. Note: Answer FIVE full questions, selecting atleast TWO questions from each part. Max. Marks:100 (20 Marks) | | | PART – A | | |---|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------| | 1 | a. | Define embedded system Explain the ambedded system decine | | | • | b. | Define embedded system. Explain the embedded system design process. | (06 Marks) | | | c. | Explain the hardware and software architecture for the moving map display. Write the sequence diagram for transmitting a control investigation. | (06 Marks) | | | ٠. | Write the sequence diagram for transmitting a control input in model train control | | | | | | (08 Marks) | | 2 | a. | What is the difference between the Harvard and von Neumann architectures? | (0.4.3.4 | | | b. | Explain the basic ARM programming model. | (06 Marks) | | | C. | Write the UML collaboration diagram for the data compressor. Explain Huffman | (06 Marks) | | | | text compression. | | | | | | (08 Marks) | | 3 | a. | Define a bus. Explain with a neat diagram bus with a DMA controller. | (0.634) | | | b. | With a neat sketch explain the internal organization of a memory device. | (06 Marks) | | | C. | Explain: i) Timers and controller ii) A/D and D/A converter | (06 Marks) | | | | iii) Key board iv) Display. | (00 M - 1 -) | | | | IV) Display. | (08 Marks) | | 4 | a. | Discuss models of program in design and analysis. | (06 Marks) | | | b. | Explain program optimization techniques. | (06 Marks)<br>(08 Marks) | | | c. | Explain program level performance analysis. | (06 Marks) | | | | | (00 Marks) | | | | PART – B | | | 5 | 0 | | | | 3 | a.<br>b. | Explain the architecture of RTOS with suitable example. | (08 Marks) | | | c. | Discuss process, threads and CPU metrics. | (06 Marks) | | | C. | Briefly explain rate monotonic scheduling and earliest – Deadline first scheduling. | (06 Marks) | | 6 | 2 | Evaloin interpresses some interpresses in the second secon | | | U | a.<br>b. | Explain interprocess communication mechanisms. | (10 Marks) | | | υ. | Discuss the theory of operation and requirements in telephone answering machine | | | | | | (10 Marks) | | 7 | a. | With a neat sketch, explain OSI model for network. | (00 M - 1 - ) | | | b. | Explain distributed embedded architecture with a neat diagram. | (08 Marks) | | | c. | Explain: | (06 Marks) | | | | i) Internet applications | | | | | ii) Internet security | | | | | iii) Sensor networks. | (06 Mowles) | | | | | (06 Marks) | | 8 | | Write short notes on the following: | | | | a. | IDE | | | | b. | Simulator and debugger | | | | | BMW 850i brake and stability control | | | | 1 | C-1 | | \* \* \* \* \*