

15CS34

## Third Semester B.E. Degree Examination, Jan./Feb. 2021 **Computer Organization**

Time: 3 hrs.

Max. Marks: 80

Note: Answer any FIVE full questions, choosing ONE full question from each module.

Module-1

- Explain with a neat diagram, the different functional units of a digital computer. (08 Marks) 1
  - Explain the basic operational concepts between the processor and memory, with a neat diagram. (08 Marks)

- Explain the following: i) Byte addressability ii) Big – endian assignment
  - iii) Little endian assignment iv) Word alignment of a machine. (08 Marks)
  - Registers R<sub>1</sub> and R<sub>2</sub> of a computer contain the decimal value 1200 and 4600, what is the effective address of the source operand in each of the following instruction:

 $[R_1, R_2 \text{ and } R_5 \text{ are registers}]$ 

Load  $20(R_1)$ ,  $R_5$ 

Move # 3000, R<sub>5</sub>

Store R<sub>5</sub>, 30(R<sub>1</sub>, R<sub>2</sub>)

Add  $-(R_2)$ ,  $R_5$ .

(08 Marks)

Module-2

What is Interrupt? With example, explain the concept of interrupts. 3 a.

(08 Marks)

What are the different methods of DMA transfer? Explain any one.

(08 Marks)

Why is bus arbitration required? Explain with block diagram, bus arbitration using Daisy a. (08 Marks)

OR

Explain Serial port and a Serial interface. b.

(08 Marks)

Module-3

- Define and explain the following: i) Memory access time ii) Memory cycle time iii) Random Access Memory (RAM) iv) Read Only Memory (ROM). (08 Marks)
  - b. Discuss the Internal organization of a 2M × 8 asynchronous DRAM chip.

(08 Marks)

- Draw a neat block diagram of memory hierarchy in a contemporary computer system. Also indicate relative variation of size, speed and cost per bit, in the hierarchy.
  - Explain Associative mapping technique and Set Associative mapping technique, with a neat diagram. (08 Marks)

Module-4

Design a 4 – bit binary adder / subtractor and explain its functions. 7

(08 Marks)

Explain with diagram, Look – ahead Carry generator.

(08 Marks)

OR

Perform Multiplication for (-13) and (+09) using Booth's Algorithm. (08 Marks) Perform Multiplication of (+13) and (-6) using Bit Pair recoding method. (08 Marks) b.

With a diagram, explain typical single bus processor data path. (08 Marks) 9 a. (08 Marks) Write the control sequence for an unconditional branch instruction. b.

Explain the 3 - bus organization of the data path with a neat diagram and write the control 10 sequence for the instruction ADD R<sub>4</sub>, R<sub>5</sub>, R<sub>6</sub> for the 3 – bus organization. (08 Marks) (08 Marks) Draw and explain typical hard wired control unit.