**BCS302** 

## Third Semester B.E./B.Tech. Degree Examination, Dec.2024/Jan.2025 Digital Design and Computer Organization

Time: 3 hrs. Max. Marks: 100

Note: 1. Answer any FIVE full questions, choosing ONE full question from each module.
2. M: Marks, L: Bloom's level, C: Course outcomes.

|     |    | Module – 1                                                                              | M          | L  | С               |
|-----|----|-----------------------------------------------------------------------------------------|------------|----|-----------------|
| Q.1 | a. | Determine the complement of the following function:                                     | 06         | L3 | CO1             |
|     |    | (i) $F = xy' + x'y$ (ii) $F = x'yz' + x'y'z$                                            |            |    |                 |
|     | b. | Describe map method for three variables.                                                | 04         | L2 | CO1             |
|     | c. | Apply K map technique to simplify the following function:                               | 10         | L3 | CO1             |
|     |    | (i) $F(x, y, z) = \Sigma(0, 2, 4, 5, 6)$                                                |            |    |                 |
|     |    | (ii) $F(x, y, z) = x'y + yz' + y'z'$                                                    |            |    |                 |
|     |    | OR                                                                                      |            |    |                 |
| Q.2 | a. | Apply K map technique to simplify the function:                                         | 06         | L3 | CO1             |
|     |    | $F(w, x, y, z) = \Sigma(1, 3, 7, 11, 15)$ and $d(w, x, y, z) = \Sigma(0, 2, 5)$         |            |    |                 |
|     | b. | Determine all the prime implicants for the Boolean function F and also                  | 10         | L3 | CO1             |
|     |    | determine which are essential $F(w, x, y, z) = \Sigma(0, 2, 4, 5, 6, 7, 8, 10, 13, 15)$ |            |    |                 |
|     | c. | Develop a verilog gate-level description of the circuit shown in Fig.Q2(c).             | 04         | L3 | CO1             |
|     |    |                                                                                         |            |    |                 |
|     |    | in win a                                                                                |            |    |                 |
|     |    | A (G1)                                                                                  |            |    |                 |
|     |    | B G13 1                                                                                 |            |    |                 |
|     |    |                                                                                         |            |    |                 |
|     |    | E                                                                                       |            |    |                 |
|     |    | C                                                                                       | 100<br>110 |    |                 |
|     |    |                                                                                         |            |    |                 |
|     |    | Fig.Q2(c)                                                                               |            |    |                 |
|     |    | Module – 2                                                                              |            |    |                 |
| Q.3 | a. | Explain the combinational circuit design procedure with code conversion                 | 10         | L2 | CO2             |
|     |    | example.                                                                                |            |    |                 |
|     | b. | Design a full adder circuit. Also develop data flow verilog model for full              | 10         | L3 | CO <sub>2</sub> |
|     |    | adder.                                                                                  |            |    |                 |
|     |    | OR                                                                                      | Î          |    |                 |
| Q.4 | a. | Describe 4 × 1 MUX with block diagram and truth table. Also develop a                   | 10         | L2 | CO <sub>2</sub> |
|     |    | behavioral model verilog code for 4 × 1 MUX.                                            |            |    |                 |
|     | b. | What are storage elements? Explain the working of SR and D latch along                  | 10         | L2 | CO <sub>2</sub> |
|     |    | with logic diagram and function table.                                                  |            |    |                 |
|     |    | Module – 3                                                                              |            |    |                 |
| Q.5 | a. | Explain the basic operational concepts between the processor and memory.                | 10         | L2 | CO3             |
|     | b. | Describe the following:                                                                 | 10         | L2 | CO3             |
|     |    | (i) Processor clock                                                                     |            |    |                 |
|     |    | (ii) Basic performance equation                                                         |            |    | 20-             |
|     |    | (iii) Clock rate                                                                        |            |    |                 |
|     |    | (iv) SPEC rating                                                                        |            |    | e*              |
|     | 1  | OR                                                                                      |            |    | 1               |
| Q.6 | a. | Define addressing mode. Explain any four types of addressing mode with                  | 10         | L2 | CO3             |
| 6.0 |    | example.                                                                                | _ •        |    |                 |
|     |    | 1 of 2                                                                                  |            |    |                 |

|      |    |                                                                                                                                              |    | BC | 2S302 |
|------|----|----------------------------------------------------------------------------------------------------------------------------------------------|----|----|-------|
| .x   | b. | Mention four types of operations to be performed by instructions in a computer. Explain the basic types of instruction formats to carry out. | 10 | L2 | CO3   |
|      |    | Computer. Explain the basic types of instruction formats to early out. $C \leftarrow [A] + [B]$                                              |    |    |       |
|      |    | Module – 4                                                                                                                                   |    |    |       |
| Q.7  | a. | With a neat diagram, explain the concept of accessing I/O devices.                                                                           | 10 | L2 | CO4   |
|      | b. | What is bus arbitration? Explain centralized and distributed arbitration method with a neat diagram.                                         | 10 | L2 | CO4   |
|      |    | OR                                                                                                                                           |    |    |       |
| Q.8  | a. | With neat sketches, explain various methods for handling multiple interrupts requests raised by multiple devices.                            | 10 | L2 | CO4   |
|      | b. | What is cache memory? Explain any two mapping function of cache memory.                                                                      | 10 | L2 | CO4   |
|      |    | Module – 5                                                                                                                                   |    |    |       |
| Q.9  | a. | Draw the single bus architecture and write the control sequence for execution of instruction ADD $(R_3)$ , $R_1$ .                           | 10 | L3 | CO5   |
|      | b. | With suitable diagram, explain the concept of register transfer and fetching of word from memory.                                            | 10 | L2 | CO5   |
|      |    | OR                                                                                                                                           |    |    |       |
| Q.10 | a. | With a neat diagram, explain the flow of 4-stage pipeline operation.                                                                         | 10 | L2 | CO5   |
| 6.20 | b. | Explain the role of cache memory and pipeline performance.                                                                                   | 10 | L2 | CO5   |

\* \* \* \* \*